## LESSON PLAN-2021-22 (WINTER-2021) SWAMI VIVEKANANDA SCHOOL OF ENGG & TECH, BBSR | Discipline-<br>ETC | Semester-3rd | Name of teaching faculty-ER. JAYALAXMI DAS | |------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | SUBJECT-<br>DIGITAL<br>ELECTRONICS | No of days/ per week<br>class alloted-5 | SEM From date- 01/10/2021<br>No of weeks-16 | | Week | Class Day | Theory Topics | | 1st | 01.10.21 | Number System-Binary, Octal, Decimal, Hexadecimal - Conversion from one system to another number system. | | | 02.10.21 | Number System-Binary, Octal, Decimal, Hexadecimal - Conversion from one system to another number system. | | 2nd | 04.10.21 | Number System-Binary, Octal, Decimal, Hexadecimal - Conversion from one system to another number system. | | | 05.10.21 | Arithmetic Operation-Addition, Subtraction, Multiplication, Division, 1's & 2's complement of Binary numbers& Subtraction using complements method | | | 07.10.21 | Arithmetic Operation-Addition, Subtraction, Multiplication, Division, 1's & 2's complement of Binary numbers& Subtraction using complements method | | | 08.10.21 | Arithmetic Operation-Addition, Subtraction, Multiplication, Division, 1's & 2's complement of Binary numbers& Subtraction using complements method | | | 09.10.21 | Digital Code & its application & distinguish between weighted & non-weight Code, Binary codes, excess-3 and Gray codes. | | 3rd | 11.10.21 | Digital Code & its application & distinguish between weighted & non-weight Code, Binary codes, excess-3 and Gray codes. | | | 21.10.21 | Digital Code & its application & distinguish between weighted & non-weight Code, Binary codes, excess-3 and Gray codes | | | 22.10.21 | Logic gates: AND,OR,NOT,NAND,NOR, Exclusive-OR, Exclusive-NORSymbol, Function, expression, truth table & timing diagram | | | 23.10.21 | Logic gates: AND,OR,NOT,NAND,NOR, Exclusive-OR, Exclusive-NORSymbol, Function, expression, truth table & timing diagram | | | 25.10.21 | Logic gates: AND,OR,NOT,NAND,NOR, Exclusive-OR, Exclusive-NORSymbol, Function, expression, truth table & timing diagram | | 4th | 26.10.21 | Universal Gates& its Realisation | | 4111 | 28.10.21 | Universal Gates& its Realisation | | | 29.10.21 | Universal Gates& its Realisation | | | 30.10.21 | Boolean algebra, Boolean expressions, Demorgan's Theorems | | | 01.11.21 | Represent Logic Expression: SOP & POS forms | | 1st | 02.11.21 | Represent Logic Expression: SOP & POS forms | | | 05.11.21 | Karnaugh map (3 & 4 Variables)&Minimization of logical expressions ,don't care conditions | | | 06.11.21 | Karnaugh map (3 & 4 Variables)&Minimization of logical expressions ,don't care conditions | | 2nd | 08.11.21 | Karnaugh map (3 & 4 Variables)&Minimization of logical expressions ,don't care conditions | | | 09.11.21 | Half adder, Full adder, Half Subtractor, Full Subtractor, Serial and Parallel Binary 4 bit adder. | | | 11.11.21 | Half adder, Full adder, Half Subtractor, Full Subtractor, Serial and Parallel Binary 4 bit adder. | | | 12.11.21 | Half adder, Full adder, Half Subtractor, Full Subtractor, Serial and Parallel Binary 4 bit adder. | | | 13.11.21 | Multiplexer (4:1), De- multiplexer (1:4), Decoder, Encoder, Digital comparator (3 Bit) | | THE REAL PROPERTY AND ADDRESS OF THE PERSON NAMED IN | | | |--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | | 15.11.21 | Multiplexer (4:1), De-multiplexer (1:4), Decoder, Encoder, Digital comparator (3 | | | Company of the Compan | Bit) | | 3rd | 16.11.21 | Multiplexer (4:1), De-multiplexer (1:4), Decoder, Encoder, Digital comparator (3 | | | 18.11.21 | Seven segment Decoder (Definition, relevance, gate level of circuit Logic circuit, | | Name and Address of the Owner, where the Party of the Owner, where | 20.11.21 | Principle of the description of above) | | | 22.11.21 | Principle of flip-flops operation, its Types, | | | | SR Flip Flop using NAND,NOR Latch (un clocked) | | | 23.11.21 | Clocked SR,D,JK,T,JK Master Slave flip-flops-Symbol, logic Circuit, truth table | | | | and applications | | 4th | 25.11.21 | Clocked SR,D,JK,T,JK Master Slave flip-flops-Symbol, logic Circuit, truth table and applications | | | 26.11.21 | ClockedSR,D,JK,T,JK Master Slave flip-flops-Symbol, logic Circuit, truth table | | | | and applications | | | 27.11.21 | ClockedSR,D,JK,T,JK Master Slave flip-flops-Symbol, logic Circuit, truth table | | | | and applications | | | 29.11.21 | ClockedSR,D,JK,T,JK Master Slave flip-flops-Symbol, logic Circuit, truth table | | 5th | | and applications | | oth | 30.11.21 | | | | | Clocked SR,D,JK,T,JK Master Slave flip-flops-Symbol, logic Circuit, truth table | | | 02.12.21 | and applications | | | | Clocked SR,D,JK,T,JK Master Slave flip-flops-Symbol, logic Circuit, truth table | | 1st | | and applications | | 131 | 03.12.21 | ClockedSR,D,JK,T,JK Master Slave flip-flops-Symbol, logic Circuit, truth table | | | | and applications | | | 04.12.21 | Concept of Racing and how it can be avoided. | | | 06.12.21 | Shift Registers-Serial in Serial -out, Serial- in Parallel-out, Parallel in serial out an | | | | Parallel in parallel out | | | 07.12.21 | Shift Registers-Serial in Serial -out, Serial- in Parallel-out, Parallel in serial out an | | | 07.12.21 | Parallel in parallel out | | 2nd | 09.12.21 | Shift Registers-Serial in Serial -out, Serial- in Parallel-out, Parallel in serial out an | | 2110 | | Parallel in parallel out | | | 10.12.21 | Shift Registers-Serial in Serial -out, Serial- in Parallel-out, Parallel in serial out an | | | 10.12.21 | Parallel in parallel out | | | 11.10.21 | Shift Registers-Serial in Serial -out, Serial- in Parallel-out, Parallel in serial out an | | | | Parallel in parallel out | | | 13.12.21 | Universal shift registers-Applications. | | | 14.12.21 | Types of Counter & applications | | | | 4 Binary counter, Asynchronous ripple counter (UP & DOWN), Decade counter. | | | 16.12.21 | Synchronous counter, Ring Counter. | | 3rd | 17.12.21 | 4 Binary counter, Asynchronous ripple counter (UP & DOWN), Decade counter. | | | | Synchronous counter, Ring Counter. | | | | 4 Binary counter, Asynchronous ripple counter (UP & DOWN), Decade counter. | | | 18.12.21 | Synchronous counter, Ring Counter. | | | | 4 Binary counter, Asynchronous ripple counter (UP & DOWN), Decade counter. | | | 20.12.21 | Synchronous counter, Ring Counter. | | | 24 42 24 | Concept of memories-RAM, ROM, static RAM, dynamic RAM,PS RAM | | 4th | 21.12.21 | Concept of memories-RAM, ROM, static RAM, dynamic RAM,PS RAM | | | 23.12.21 | Necessity of A/D and D/A converters. | | | 24.12.21 | D/A conversion using weighted resistors methods | | | 25.12.21 | D/A conversion using Weighted resistors methods D/A conversion using R-2R ladder (Weighted resistors) network. | | | 27.12.21 | D/A conversion using n-zh ladder (weighted resistors) network. | | | 28.12.21 | A/D conversion using counter method. | | 5th | 30.12.21 | A/D conversion using Successive approximate method | | | 31.12.21 | Various logic families &categories according to the IC fabrication process | | | | Various logic families &categories according to the IC fabrication process | | | 04.01.22 | Characteristics of Digital ICs- Propagation Delay, fan-out, fan-in, Power Dissipation families. | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1st | 06.01.22 | Characteristics of Digital ICs- Propagation Delay, fan-out, fan-in, Power Dissipation, Noise Margin, Power Supply requirement & Speed with Reference to logic families. | | | 07.01.22 | Characteristics of Digital ICs- Propagation Delay, fan-out, fan-in, Power Dissipation, Noise Margin, Power Supply requirement & Speed with Reference to logic families. | | | 08.01.22 | Characteristics of Digital ICs- Propagation Delay, fan-out, fan-in, Power Dissipation, Noise Margin, Power Supply requirement & Speed with Reference to logic families. | | | 10.01.22 | 3 Features, circuit operation &various applications of TTL(NAND), CMOS (NAND & NOR) | | 2nd | 11.01.22 | 3 Features, circuit operation &various applications of TTL(NAND), CMOS (NAND & NOR) | | | 13.01.22 | 3 Features, circuit operation &various applications of TTL(NAND), CMOS (NAND & NOR) | | | 14.01.22 | 3 Features, circuit operation &various applications of TTL(NAND), CMOS (NAND & NOR) | H.O.D. PRINCIPAL Swami Vivekananda School of Engg. & TeMadanpur, BBSR